- 1) From mycourses download on your desktop this pdf file and all other code files up to Lab7 handout. This lab consists of six parts:
- 2) <u>Objective</u>: The objective of this lab exercise is to design and verify registers, counters, and memory arrays. These will be used later as functional blocks in your fml\_RISC (Reduced Instruction Set Computer) design.
- 3) <a href="Part">Part</a> 1: Download from my courses dxp\_4bit\_reg\_vhdl.vhd and dxp 4bit\_reg\_vhdl\_tb.vhd.
- 4) Make the necessary fml changes in the code and file names.
- 5) Create a new project, add these two files to it, and verify it, i.e. run the testbench on the top-level entity.
- 6) The code is annotated with comments. Take the necessary time to read and understand it. This concludes part 1.
- 7) <u>Part 2</u>: Download from my courses dxp\_8bit\_upcnt\_vhdl.vhd and dxp\_8bit\_upcnt\_vhdl\_tb.vhd.
- 8) Make the necessary fml changes in the code and file names.
- 9) Create a new project, add these two files to it, and verify it, i.e. run the testbench on the top-level entity.
- 10) The code is annotated with comments. Take the necessary time to read and understand it. This concludes part 2.
- 11) Part 3: Download from my courses dxp 4bit reg v.v and dxp 4bit reg v tb.v.
- 12) Make the necessary fml changes in the code and file names.
- 13) Create a new project, add these two files to it, and verify it, i.e. run the testbench on the top-level entity.
- 14) The code is annotated with comments. Take the necessary time to read and understand it. This concludes part 3.
- 15) Part 4: Download from my courses dxp 8bit upcnt v.v and dxp 8bit upcnt v tb.v.
- 16) Make the necessary fml changes in the code and file names.
- 17) Create a new project, add these two files to it, and verify it, i.e. run the testbench on the top-level entity.
- 18) The code is annotated with comments. Take the necessary time to read and understand it. This concludes part 4.
- 19) **Part 5**: Create a new VHDL project called fml\_mem\_vhdl with a top entity of the same name.
- 20) Add via Quartus II the files fml\_4bit\_reg\_vhdl.vhdl and fml\_8bit\_upcnt\_vhdl.vhdl to this project.
- 21) In the top level-entity of this project you will instantiate the circuit shown below:



- 22) In this circuit we use the 8bit counter to generate a continuous sequence of 8bit address values. The ROM (Read Only Memory) will contain the ASCII codes of your first, middle and last names characters in sequence.
- 23) An ASCII code table you can find in your textbook on page 304 (VHDL edition) or on page 15 (Verilog edition). Alternatively, you can find similar tables on the web (Wikipedia comes to mind). Take the time to read about the ASCII code.
- 24) In your report include a table with your fml characters in a column, and the corresponding ASCII code in binary in two other columns to the right. Bit 7 is always 0. See an example below:

| Character | High Nibble | Low Nibble |
|-----------|-------------|------------|
| SPACE     | 0010        | 0000       |
| D         | 0100        | 0100       |
| О         | 0110        | 1111       |
| r         | 0111        | 0010       |
| i         | 0110        | 1001       |

| n     | 0110 | 1110 |
|-------|------|------|
| SPACE | 0010 | 0000 |
| Р     | 0101 | 0000 |
| а     | 0110 | 0001 |
| t     | 0111 | 0100 |
| r     | 0111 | 0010 |
| u     | 0111 | 0101 |

- 25) Download and add via Windows Explorer to your project the file dxp\_rom\_vhdl.mif. You can open it with a normal text editor such as Notepad++ or within Quartus II. Edit its contents according to your character sequence.
- 26) This \*.mif file contains the values that will be initialized in the ROM. You will use a similar one to initialize your program later on. Its syntax is self-explanatory.
- 27) Returning to the circuit, the values read from the ROM are stored temporarily in the middle 4bit register. During the next cycle this value will be written in the RAM.
- 28) As you will see shortly, in the testbench first reads all values of the ROM in sequence (counter generates sequential addresses), and writes them in the RAM during the next clock cycle.
- 29) Finally, the values are read out of the RAM and stored in two 4bit registers. Because the ASCII code is 8bits wide, we store the high value in one register and the low value in another. The testbench output signal is one 8bit bus. In the waveform window we will change the display radix to ASCII and read out your name.
- 30) The input clock to both memories uses the complement of the original clock, i.e. the other phase of the clock. This is done to save one cycle. We will use this trick later on in the processor too.
- 31) Now, to generate the two memories we could instantiate them as large arrays of registers. To physically implement these the compiler would use the available distributed memory in the FPGA, i.e. the SRAM cells embedded in the LUTs. This would consume resources, which could better be used to implement heterogeneous combinational and sequential logic.
- 32) Alternatively, we can have Quartus II generate the necessary code to create instances of memories that the compiler instantiates in block RAM. These are clusters/pockets of RAM cell arrays integrated for this purpose.
- 33) To generate these memories, create first a new block diagram/schematic file:



- 34) You can save it as Block1 or any other name. This is just a placeholder for the memory block symbols. You will be able to delete it after we have created the memories.
- 35) Once you have opened the \*.bdf file, click on the symbol tool in the upper toolbar (and gate icon):



36) The window below pops up:



## 37) Click on the Mega-Wizard Plug-In Manager:



- 38) Keep the selection to create a new custom mega function.
- 39) In the next window keep the default selections and give it the name: fml\_rom\_vhdl. Choose the mega-function ROM: 1-PORT. Click Next.



40) In the next window choose the q output bus to be 4bits wide. Leave all else unchanged. With these settings the memory block will contain 256 locations, each 4 bits wide.



41) In the next window uncheck the registration of the output. This means that ones the address is registered, the memory location content to which it points to will be "immediately" available.



42) The ROM needs to be initialized. Browse to and use as initialization file the one you just created earlier: fml\_rom\_vhdl.mif. You can change it at any time later.



- 43) Click next two times and then finish. Click yes in the IP window too.
- 44) Now, you have the symbol of the memory block, which you can instantiate in the \*.bdf file schematic.



- 45) Drop an instance of it in the schematic. We will not use it, but just to have as a reference.
- 46) Now, go to Project > Add/Remove Files in Project. Browse to the project folder, where you'll find the file fml\_rom\_vhdl.vhd. Select and add it to the project files.
- 47) Open it now within Quartus II.



- 48) As you can see, it contains the entity of your custom ROM memory block. It has been generated automatically from parameterized code (remember the Generate command in VHDL). In the process of customization of the code, the compiler has taken into account the target FPGA family. Can't get a more efficient memory block code than that from this (high) level of the design hierarchy.
- 49) Now, create a similar RAM block using the mega wizard. Back to the \*.bdf file, click again on the symbol tool. In the next pages I only list the relevant windows captures that also contain the necessary configuration selections.











- 50) As you can see, this RAM we left blank, i.e. not initialized. This is the true state at which a RAM power up. However, if backed up by ROM/Flash memory cells, it can be initialized on power up. Some of you will have to do this in the processor design.
- 51) Add the new created fml\_ram\_vhdl.vhd file to the project files.
- 52) Your schematic may look as below now. You can save and close it. We will not need it any longer.



53) Open the fml ram vhdl.vhd file. Again you see the entity name fml ram vhdl.



- 54) Starting with this lab, you create a fml\_package.vhd. This will contain the declaration of all useful components you have created so far. Create one and add it to the project based on the template dxp\_package.vhd, which you can download from mycourses.
- 55) Now you are ready to create the structural design of your top-level entity fml mem vhdl. Follow previous structural code examples to do this.
- 56) It is strongly recommended to use the same port names as in the schematic above! This will ease the use of the template testbench.
- 57) Once the top-level entity code is complete and compiles without errors, download from mycourses the testbench: dxp\_mem\_vhdl\_tb.vhd. Modify fml as necessary.
- 58) If you kept the same port names and naming convention, you should be able to run the testbench on your circuit without any other modifications. Make sure you increase the loop iteration number to a value that will read and write out all characters in your name.
- 59) Take the time to read the testbench code and use the comments and the code itself to make sense of it. You will need this understanding later on.

60) In the waveform, change the radix of Q\_out to ASCII. Now, in the second half of it you should see your name written out. Why does the right letter show up every other cycle? Explain this in your report.



- 61) This concludes part 5.
- 62) Part 6: In this part we design and verify the circuit in part 5 using Verilog code.
- 63) Create a project and to level entity with the name: fml\_mem\_v. Add to this project the files fml\_4bit\_reg\_v.v and fml\_8bit\_upcnt\_v.v.
- 64) Copy using Windows Explorer the file fml\_rom\_vhdl.mif. Rename it fml\_rom\_v.mif. You don't need to change anything else in this file.
- 65) Create a new block diagram/schematic file as before. As before, this is used as a placeholder for the memory blocks that you will generate next.
- 66) Following the same steps as in part 5, create and add to the project fml\_rom\_v.v and fml\_ram\_v.v.
- 67) Very Important: select Verilog HDL as the language of the output file!





68) Open and check the module definitions:





69) In the fml\_rom\_v.v file you need to change the following line to the next one below, i.e. need to provide the entire path to your fml\_rom\_v.mif file. Otherwise, ModelSim will not find it – ModelSim bug.

This:

altsyncram\_component.init\_file = "../dxp\_mem\_v/dxp\_rom\_v.mif",

Change to this:

altsyncram\_component.init\_file = "C:/Users/dxpeee/dxp\_EEEE-220-F13/dxp\_mem\_v/dxp\_rom\_v.mif",

- 1) Once the top-level entity code is complete and compiles without errors, download from mycourses the testbench: dxp\_mem\_v\_tb.v. Modify fml as necessary.
- 2) If you kept the same port names and naming convention, you should be able to run the testbench on your circuit without any other modifications. Make sure you increase the loop iteration number to a value that will read and write out all characters in your name.
- 3) Take the time to read the testbench code and use the comments and the code itself to make sense of it. You will need this understanding later on.
- 4) In the waveform, change the radix of Q\_out to ASCII. Now, in the second half of it you should see your name written out. As before: Why does the right letter show up every other cycle? Explain this in your report.



- 5) This concludes part 6.
- 6) Grading:
  - a. 5 points for part 1
  - b. 5 points for part 2
  - c. 5 points for part 3

- d. 5 points for part 4
- e. 10 points for part 5
- f. 10 points for part 6.
- 7) Show your working, i.e. compiled and simulated, designs to the TA. Write your report and upload it along with your project archives in the dropbox on mycourses, as described in the lab policy.
- 8) This concludes this week's lab.